2009-04-29 13:02:41 +00:00
|
|
|
/*
|
|
|
|
* ar8216.h: AR8216 switch driver
|
|
|
|
*
|
|
|
|
* Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License
|
|
|
|
* as published by the Free Software Foundation; either version 2
|
|
|
|
* of the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __AR8216_H
|
|
|
|
#define __AR8216_H
|
|
|
|
|
|
|
|
#define BITS(_s, _n) (((1UL << (_n)) - 1) << _s)
|
|
|
|
|
|
|
|
#define AR8216_PORT_CPU 0
|
|
|
|
#define AR8216_NUM_PORTS 6
|
|
|
|
#define AR8216_NUM_VLANS 16
|
2010-04-05 23:03:16 +00:00
|
|
|
#define AR8316_NUM_VLANS 4096
|
|
|
|
|
|
|
|
/* Atheros specific MII registers */
|
2012-05-29 16:39:27 +00:00
|
|
|
#define MII_ATH_MMD_ADDR 0x0d
|
|
|
|
#define MII_ATH_MMD_DATA 0x0e
|
2010-04-05 23:03:16 +00:00
|
|
|
#define MII_ATH_DBG_ADDR 0x1d
|
|
|
|
#define MII_ATH_DBG_DATA 0x1e
|
2009-04-29 13:02:41 +00:00
|
|
|
|
|
|
|
#define AR8216_REG_CTRL 0x0000
|
2010-03-09 14:35:41 +00:00
|
|
|
#define AR8216_CTRL_REVISION BITS(0, 8)
|
|
|
|
#define AR8216_CTRL_REVISION_S 0
|
|
|
|
#define AR8216_CTRL_VERSION BITS(8, 8)
|
|
|
|
#define AR8216_CTRL_VERSION_S 8
|
2009-04-29 13:02:41 +00:00
|
|
|
#define AR8216_CTRL_RESET BIT(31)
|
|
|
|
|
2010-04-05 23:03:16 +00:00
|
|
|
#define AR8216_REG_FLOOD_MASK 0x002C
|
|
|
|
#define AR8216_FM_UNI_DEST_PORTS BITS(0, 6)
|
|
|
|
#define AR8216_FM_MULTI_DEST_PORTS BITS(16, 6)
|
|
|
|
|
2009-06-29 21:54:16 +00:00
|
|
|
#define AR8216_REG_GLOBAL_CTRL 0x0030
|
2010-03-09 21:43:16 +00:00
|
|
|
#define AR8216_GCTRL_MTU BITS(0, 11)
|
2011-11-12 14:09:52 +00:00
|
|
|
#define AR8236_GCTRL_MTU BITS(0, 14)
|
2010-04-05 23:03:16 +00:00
|
|
|
#define AR8316_GCTRL_MTU BITS(0, 14)
|
2009-06-29 21:54:16 +00:00
|
|
|
|
2009-04-29 13:02:41 +00:00
|
|
|
#define AR8216_REG_VTU 0x0040
|
|
|
|
#define AR8216_VTU_OP BITS(0, 3)
|
|
|
|
#define AR8216_VTU_OP_NOOP 0x0
|
|
|
|
#define AR8216_VTU_OP_FLUSH 0x1
|
|
|
|
#define AR8216_VTU_OP_LOAD 0x2
|
|
|
|
#define AR8216_VTU_OP_PURGE 0x3
|
|
|
|
#define AR8216_VTU_OP_REMOVE_PORT 0x4
|
|
|
|
#define AR8216_VTU_ACTIVE BIT(3)
|
|
|
|
#define AR8216_VTU_FULL BIT(4)
|
|
|
|
#define AR8216_VTU_PORT BITS(8, 4)
|
|
|
|
#define AR8216_VTU_PORT_S 8
|
|
|
|
#define AR8216_VTU_VID BITS(16, 12)
|
|
|
|
#define AR8216_VTU_VID_S 16
|
|
|
|
#define AR8216_VTU_PRIO BITS(28, 3)
|
|
|
|
#define AR8216_VTU_PRIO_S 28
|
|
|
|
#define AR8216_VTU_PRIO_EN BIT(31)
|
|
|
|
|
|
|
|
#define AR8216_REG_VTU_DATA 0x0044
|
|
|
|
#define AR8216_VTUDATA_MEMBER BITS(0, 10)
|
2011-11-12 14:09:52 +00:00
|
|
|
#define AR8236_VTUDATA_MEMBER BITS(0, 7)
|
2009-04-29 13:02:41 +00:00
|
|
|
#define AR8216_VTUDATA_VALID BIT(11)
|
|
|
|
|
|
|
|
#define AR8216_REG_ATU 0x0050
|
|
|
|
#define AR8216_ATU_OP BITS(0, 3)
|
|
|
|
#define AR8216_ATU_OP_NOOP 0x0
|
|
|
|
#define AR8216_ATU_OP_FLUSH 0x1
|
|
|
|
#define AR8216_ATU_OP_LOAD 0x2
|
|
|
|
#define AR8216_ATU_OP_PURGE 0x3
|
|
|
|
#define AR8216_ATU_OP_FLUSH_LOCKED 0x4
|
|
|
|
#define AR8216_ATU_OP_FLUSH_UNICAST 0x5
|
|
|
|
#define AR8216_ATU_OP_GET_NEXT 0x6
|
|
|
|
#define AR8216_ATU_ACTIVE BIT(3)
|
|
|
|
#define AR8216_ATU_PORT_NUM BITS(8, 4)
|
|
|
|
#define AR8216_ATU_FULL_VIO BIT(12)
|
2010-02-24 13:38:48 +00:00
|
|
|
#define AR8216_ATU_ADDR4 BITS(16, 8)
|
|
|
|
#define AR8216_ATU_ADDR5 BITS(24, 8)
|
2009-04-29 13:02:41 +00:00
|
|
|
|
|
|
|
#define AR8216_REG_ATU_DATA 0x0054
|
2010-02-24 13:38:48 +00:00
|
|
|
#define AR8216_ATU_ADDR3 BITS(0, 8)
|
|
|
|
#define AR8216_ATU_ADDR2 BITS(8, 8)
|
|
|
|
#define AR8216_ATU_ADDR1 BITS(16, 8)
|
|
|
|
#define AR8216_ATU_ADDR0 BITS(24, 8)
|
2009-04-29 13:02:41 +00:00
|
|
|
|
2010-04-05 23:03:16 +00:00
|
|
|
#define AR8216_REG_ATU_CTRL 0x005C
|
|
|
|
#define AR8216_ATU_CTRL_AGE_EN BIT(17)
|
|
|
|
#define AR8216_ATU_CTRL_AGE_TIME BITS(0, 16)
|
|
|
|
#define AR8216_ATU_CTRL_AGE_TIME_S 0
|
|
|
|
|
2012-11-18 12:26:35 +00:00
|
|
|
#define AR8216_REG_MIB_FUNC 0x0080
|
|
|
|
#define AR8216_MIB_TIMER BITS(0, 16)
|
|
|
|
#define AR8216_MIB_AT_HALF_EN BIT(16)
|
|
|
|
#define AR8216_MIB_BUSY BIT(17)
|
|
|
|
#define AR8216_MIB_FUNC BITS(24, 3)
|
|
|
|
#define AR8216_MIB_FUNC_S 24
|
|
|
|
#define AR8216_MIB_FUNC_NO_OP 0x0
|
|
|
|
#define AR8216_MIB_FUNC_FLUSH 0x1
|
|
|
|
#define AR8216_MIB_FUNC_CAPTURE 0x3
|
|
|
|
#define AR8236_MIB_EN BIT(30)
|
|
|
|
|
2013-05-24 13:10:22 +00:00
|
|
|
#define AR8216_REG_GLOBAL_CPUPORT 0x0078
|
|
|
|
#define AR8216_GLOBAL_CPUPORT_MIRROR_PORT BITS(4, 4)
|
|
|
|
#define AR8216_GLOBAL_CPUPORT_MIRROR_PORT_S 4
|
|
|
|
|
2010-02-24 13:38:48 +00:00
|
|
|
#define AR8216_PORT_OFFSET(_i) (0x0100 * (_i + 1))
|
2009-04-29 13:02:41 +00:00
|
|
|
#define AR8216_REG_PORT_STATUS(_i) (AR8216_PORT_OFFSET(_i) + 0x0000)
|
2010-03-09 14:35:41 +00:00
|
|
|
#define AR8216_PORT_STATUS_SPEED BITS(0,2)
|
|
|
|
#define AR8216_PORT_STATUS_SPEED_S 0
|
2009-04-29 13:02:41 +00:00
|
|
|
#define AR8216_PORT_STATUS_TXMAC BIT(2)
|
|
|
|
#define AR8216_PORT_STATUS_RXMAC BIT(3)
|
|
|
|
#define AR8216_PORT_STATUS_TXFLOW BIT(4)
|
|
|
|
#define AR8216_PORT_STATUS_RXFLOW BIT(5)
|
|
|
|
#define AR8216_PORT_STATUS_DUPLEX BIT(6)
|
|
|
|
#define AR8216_PORT_STATUS_LINK_UP BIT(8)
|
|
|
|
#define AR8216_PORT_STATUS_LINK_AUTO BIT(9)
|
|
|
|
#define AR8216_PORT_STATUS_LINK_PAUSE BIT(10)
|
|
|
|
|
|
|
|
#define AR8216_REG_PORT_CTRL(_i) (AR8216_PORT_OFFSET(_i) + 0x0004)
|
|
|
|
|
|
|
|
/* port forwarding state */
|
|
|
|
#define AR8216_PORT_CTRL_STATE BITS(0, 3)
|
|
|
|
#define AR8216_PORT_CTRL_STATE_S 0
|
|
|
|
|
|
|
|
#define AR8216_PORT_CTRL_LEARN_LOCK BIT(7)
|
|
|
|
|
|
|
|
/* egress 802.1q mode */
|
|
|
|
#define AR8216_PORT_CTRL_VLAN_MODE BITS(8, 2)
|
|
|
|
#define AR8216_PORT_CTRL_VLAN_MODE_S 8
|
|
|
|
|
|
|
|
#define AR8216_PORT_CTRL_IGMP_SNOOP BIT(10)
|
|
|
|
#define AR8216_PORT_CTRL_HEADER BIT(11)
|
|
|
|
#define AR8216_PORT_CTRL_MAC_LOOP BIT(12)
|
|
|
|
#define AR8216_PORT_CTRL_SINGLE_VLAN BIT(13)
|
|
|
|
#define AR8216_PORT_CTRL_LEARN BIT(14)
|
|
|
|
#define AR8216_PORT_CTRL_MIRROR_TX BIT(16)
|
|
|
|
#define AR8216_PORT_CTRL_MIRROR_RX BIT(17)
|
|
|
|
|
|
|
|
#define AR8216_REG_PORT_VLAN(_i) (AR8216_PORT_OFFSET(_i) + 0x0008)
|
|
|
|
|
|
|
|
#define AR8216_PORT_VLAN_DEFAULT_ID BITS(0, 12)
|
|
|
|
#define AR8216_PORT_VLAN_DEFAULT_ID_S 0
|
|
|
|
|
|
|
|
#define AR8216_PORT_VLAN_DEST_PORTS BITS(16, 9)
|
|
|
|
#define AR8216_PORT_VLAN_DEST_PORTS_S 16
|
|
|
|
|
|
|
|
/* bit0 added to the priority field of egress frames */
|
|
|
|
#define AR8216_PORT_VLAN_TX_PRIO BIT(27)
|
|
|
|
|
|
|
|
/* port default priority */
|
|
|
|
#define AR8216_PORT_VLAN_PRIORITY BITS(28, 2)
|
|
|
|
#define AR8216_PORT_VLAN_PRIORITY_S 28
|
|
|
|
|
|
|
|
/* ingress 802.1q mode */
|
|
|
|
#define AR8216_PORT_VLAN_MODE BITS(30, 2)
|
|
|
|
#define AR8216_PORT_VLAN_MODE_S 30
|
|
|
|
|
2009-06-14 03:32:01 +00:00
|
|
|
#define AR8216_REG_PORT_RATE(_i) (AR8216_PORT_OFFSET(_i) + 0x000c)
|
|
|
|
#define AR8216_REG_PORT_PRIO(_i) (AR8216_PORT_OFFSET(_i) + 0x0010)
|
|
|
|
|
2012-11-18 16:21:00 +00:00
|
|
|
#define AR8216_REG_PORT_STATS_BASE(_i) (0x19000 + (_i) * 0xa0)
|
|
|
|
|
|
|
|
#define AR8216_STATS_RXBROAD 0x00
|
|
|
|
#define AR8216_STATS_RXPAUSE 0x04
|
|
|
|
#define AR8216_STATS_RXMULTI 0x08
|
|
|
|
#define AR8216_STATS_RXFCSERR 0x0c
|
|
|
|
#define AR8216_STATS_RXALIGNERR 0x10
|
|
|
|
#define AR8216_STATS_RXRUNT 0x14
|
|
|
|
#define AR8216_STATS_RXFRAGMENT 0x18
|
|
|
|
#define AR8216_STATS_RX64BYTE 0x1c
|
|
|
|
#define AR8216_STATS_RX128BYTE 0x20
|
|
|
|
#define AR8216_STATS_RX256BYTE 0x24
|
|
|
|
#define AR8216_STATS_RX512BYTE 0x28
|
|
|
|
#define AR8216_STATS_RX1024BYTE 0x2c
|
|
|
|
#define AR8216_STATS_RXMAXBYTE 0x30
|
|
|
|
#define AR8216_STATS_RXTOOLONG 0x34
|
|
|
|
#define AR8216_STATS_RXGOODBYTE 0x38
|
|
|
|
#define AR8216_STATS_RXBADBYTE 0x40
|
|
|
|
#define AR8216_STATS_RXOVERFLOW 0x48
|
|
|
|
#define AR8216_STATS_FILTERED 0x4c
|
|
|
|
#define AR8216_STATS_TXBROAD 0x50
|
|
|
|
#define AR8216_STATS_TXPAUSE 0x54
|
|
|
|
#define AR8216_STATS_TXMULTI 0x58
|
|
|
|
#define AR8216_STATS_TXUNDERRUN 0x5c
|
|
|
|
#define AR8216_STATS_TX64BYTE 0x60
|
|
|
|
#define AR8216_STATS_TX128BYTE 0x64
|
|
|
|
#define AR8216_STATS_TX256BYTE 0x68
|
|
|
|
#define AR8216_STATS_TX512BYTE 0x6c
|
|
|
|
#define AR8216_STATS_TX1024BYTE 0x70
|
|
|
|
#define AR8216_STATS_TXMAXBYTE 0x74
|
|
|
|
#define AR8216_STATS_TXOVERSIZE 0x78
|
|
|
|
#define AR8216_STATS_TXBYTE 0x7c
|
|
|
|
#define AR8216_STATS_TXCOLLISION 0x84
|
|
|
|
#define AR8216_STATS_TXABORTCOL 0x88
|
|
|
|
#define AR8216_STATS_TXMULTICOL 0x8c
|
|
|
|
#define AR8216_STATS_TXSINGLECOL 0x90
|
|
|
|
#define AR8216_STATS_TXEXCDEFER 0x94
|
|
|
|
#define AR8216_STATS_TXDEFER 0x98
|
|
|
|
#define AR8216_STATS_TXLATECOL 0x9c
|
|
|
|
|
2011-11-12 14:09:52 +00:00
|
|
|
#define AR8236_REG_PORT_VLAN(_i) (AR8216_PORT_OFFSET((_i)) + 0x0008)
|
|
|
|
#define AR8236_PORT_VLAN_DEFAULT_ID BITS(16, 12)
|
|
|
|
#define AR8236_PORT_VLAN_DEFAULT_ID_S 16
|
|
|
|
#define AR8236_PORT_VLAN_PRIORITY BITS(29, 3)
|
|
|
|
#define AR8236_PORT_VLAN_PRIORITY_S 28
|
|
|
|
|
|
|
|
#define AR8236_REG_PORT_VLAN2(_i) (AR8216_PORT_OFFSET((_i)) + 0x000c)
|
|
|
|
#define AR8236_PORT_VLAN2_MEMBER BITS(16, 7)
|
|
|
|
#define AR8236_PORT_VLAN2_MEMBER_S 16
|
|
|
|
#define AR8236_PORT_VLAN2_TX_PRIO BIT(23)
|
|
|
|
#define AR8236_PORT_VLAN2_VLAN_MODE BITS(30, 2)
|
|
|
|
#define AR8236_PORT_VLAN2_VLAN_MODE_S 30
|
|
|
|
|
2012-11-18 16:20:56 +00:00
|
|
|
#define AR8236_REG_PORT_STATS_BASE(_i) (0x20000 + (_i) * 0x100)
|
|
|
|
|
|
|
|
#define AR8236_STATS_RXBROAD 0x00
|
|
|
|
#define AR8236_STATS_RXPAUSE 0x04
|
|
|
|
#define AR8236_STATS_RXMULTI 0x08
|
|
|
|
#define AR8236_STATS_RXFCSERR 0x0c
|
|
|
|
#define AR8236_STATS_RXALIGNERR 0x10
|
|
|
|
#define AR8236_STATS_RXRUNT 0x14
|
|
|
|
#define AR8236_STATS_RXFRAGMENT 0x18
|
|
|
|
#define AR8236_STATS_RX64BYTE 0x1c
|
|
|
|
#define AR8236_STATS_RX128BYTE 0x20
|
|
|
|
#define AR8236_STATS_RX256BYTE 0x24
|
|
|
|
#define AR8236_STATS_RX512BYTE 0x28
|
|
|
|
#define AR8236_STATS_RX1024BYTE 0x2c
|
|
|
|
#define AR8236_STATS_RX1518BYTE 0x30
|
|
|
|
#define AR8236_STATS_RXMAXBYTE 0x34
|
|
|
|
#define AR8236_STATS_RXTOOLONG 0x38
|
|
|
|
#define AR8236_STATS_RXGOODBYTE 0x3c
|
|
|
|
#define AR8236_STATS_RXBADBYTE 0x44
|
|
|
|
#define AR8236_STATS_RXOVERFLOW 0x4c
|
|
|
|
#define AR8236_STATS_FILTERED 0x50
|
|
|
|
#define AR8236_STATS_TXBROAD 0x54
|
|
|
|
#define AR8236_STATS_TXPAUSE 0x58
|
|
|
|
#define AR8236_STATS_TXMULTI 0x5c
|
|
|
|
#define AR8236_STATS_TXUNDERRUN 0x60
|
|
|
|
#define AR8236_STATS_TX64BYTE 0x64
|
|
|
|
#define AR8236_STATS_TX128BYTE 0x68
|
|
|
|
#define AR8236_STATS_TX256BYTE 0x6c
|
|
|
|
#define AR8236_STATS_TX512BYTE 0x70
|
|
|
|
#define AR8236_STATS_TX1024BYTE 0x74
|
|
|
|
#define AR8236_STATS_TX1518BYTE 0x78
|
|
|
|
#define AR8236_STATS_TXMAXBYTE 0x7c
|
|
|
|
#define AR8236_STATS_TXOVERSIZE 0x80
|
|
|
|
#define AR8236_STATS_TXBYTE 0x84
|
|
|
|
#define AR8236_STATS_TXCOLLISION 0x8c
|
|
|
|
#define AR8236_STATS_TXABORTCOL 0x90
|
|
|
|
#define AR8236_STATS_TXMULTICOL 0x94
|
|
|
|
#define AR8236_STATS_TXSINGLECOL 0x98
|
|
|
|
#define AR8236_STATS_TXEXCDEFER 0x9c
|
|
|
|
#define AR8236_STATS_TXDEFER 0xa0
|
|
|
|
#define AR8236_STATS_TXLATECOL 0xa4
|
|
|
|
|
2013-02-10 13:18:48 +00:00
|
|
|
#define AR8316_REG_POSTRIP 0x0008
|
|
|
|
#define AR8316_POSTRIP_MAC0_GMII_EN BIT(0)
|
|
|
|
#define AR8316_POSTRIP_MAC0_RGMII_EN BIT(1)
|
|
|
|
#define AR8316_POSTRIP_PHY4_GMII_EN BIT(2)
|
|
|
|
#define AR8316_POSTRIP_PHY4_RGMII_EN BIT(3)
|
|
|
|
#define AR8316_POSTRIP_MAC0_MAC_MODE BIT(4)
|
|
|
|
#define AR8316_POSTRIP_RTL_MODE BIT(5)
|
|
|
|
#define AR8316_POSTRIP_RGMII_RXCLK_DELAY_EN BIT(6)
|
|
|
|
#define AR8316_POSTRIP_RGMII_TXCLK_DELAY_EN BIT(7)
|
|
|
|
#define AR8316_POSTRIP_SERDES_EN BIT(8)
|
|
|
|
#define AR8316_POSTRIP_SEL_ANA_RST BIT(9)
|
|
|
|
#define AR8316_POSTRIP_GATE_25M_EN BIT(10)
|
|
|
|
#define AR8316_POSTRIP_SEL_CLK25M BIT(11)
|
|
|
|
#define AR8316_POSTRIP_HIB_PULSE_HW BIT(12)
|
|
|
|
#define AR8316_POSTRIP_DBG_MODE_I BIT(13)
|
|
|
|
#define AR8316_POSTRIP_MAC5_MAC_MODE BIT(14)
|
|
|
|
#define AR8316_POSTRIP_MAC5_PHY_MODE BIT(15)
|
|
|
|
#define AR8316_POSTRIP_POWER_DOWN_HW BIT(16)
|
|
|
|
#define AR8316_POSTRIP_LPW_STATE_EN BIT(17)
|
|
|
|
#define AR8316_POSTRIP_MAN_EN BIT(18)
|
|
|
|
#define AR8316_POSTRIP_PHY_PLL_ON BIT(19)
|
|
|
|
#define AR8316_POSTRIP_LPW_EXIT BIT(20)
|
|
|
|
#define AR8316_POSTRIP_TXDELAY_S0 BIT(21)
|
|
|
|
#define AR8316_POSTRIP_TXDELAY_S1 BIT(22)
|
|
|
|
#define AR8316_POSTRIP_RXDELAY_S0 BIT(23)
|
|
|
|
#define AR8316_POSTRIP_LED_OPEN_EN BIT(24)
|
|
|
|
#define AR8316_POSTRIP_SPI_EN BIT(25)
|
|
|
|
#define AR8316_POSTRIP_RXDELAY_S1 BIT(26)
|
|
|
|
#define AR8316_POSTRIP_POWER_ON_SEL BIT(31)
|
|
|
|
|
2012-03-18 22:06:55 +00:00
|
|
|
#define AR8327_NUM_PORTS 7
|
2014-01-20 10:22:56 +00:00
|
|
|
#define AR8327_NUM_LEDS 15
|
2012-03-18 22:06:55 +00:00
|
|
|
#define AR8327_PORTS_ALL 0x7f
|
2014-01-20 10:22:56 +00:00
|
|
|
#define AR8327_NUM_LED_CTRL_REGS 4
|
2012-03-18 22:06:55 +00:00
|
|
|
|
|
|
|
#define AR8327_REG_MASK 0x000
|
|
|
|
|
|
|
|
#define AR8327_REG_PAD0_MODE 0x004
|
|
|
|
#define AR8327_REG_PAD5_MODE 0x008
|
|
|
|
#define AR8327_REG_PAD6_MODE 0x00c
|
|
|
|
#define AR8327_PAD_MAC_MII_RXCLK_SEL BIT(0)
|
|
|
|
#define AR8327_PAD_MAC_MII_TXCLK_SEL BIT(1)
|
|
|
|
#define AR8327_PAD_MAC_MII_EN BIT(2)
|
|
|
|
#define AR8327_PAD_MAC_GMII_RXCLK_SEL BIT(4)
|
|
|
|
#define AR8327_PAD_MAC_GMII_TXCLK_SEL BIT(5)
|
|
|
|
#define AR8327_PAD_MAC_GMII_EN BIT(6)
|
|
|
|
#define AR8327_PAD_SGMII_EN BIT(7)
|
|
|
|
#define AR8327_PAD_PHY_MII_RXCLK_SEL BIT(8)
|
|
|
|
#define AR8327_PAD_PHY_MII_TXCLK_SEL BIT(9)
|
|
|
|
#define AR8327_PAD_PHY_MII_EN BIT(10)
|
|
|
|
#define AR8327_PAD_PHY_GMII_PIPE_RXCLK_SEL BIT(11)
|
|
|
|
#define AR8327_PAD_PHY_GMII_RXCLK_SEL BIT(12)
|
|
|
|
#define AR8327_PAD_PHY_GMII_TXCLK_SEL BIT(13)
|
|
|
|
#define AR8327_PAD_PHY_GMII_EN BIT(14)
|
|
|
|
#define AR8327_PAD_PHYX_GMII_EN BIT(16)
|
|
|
|
#define AR8327_PAD_PHYX_RGMII_EN BIT(17)
|
|
|
|
#define AR8327_PAD_PHYX_MII_EN BIT(18)
|
2012-12-25 18:45:31 +00:00
|
|
|
#define AR8327_PAD_SGMII_DELAY_EN BIT(19)
|
2012-03-18 22:06:55 +00:00
|
|
|
#define AR8327_PAD_RGMII_RXCLK_DELAY_SEL BITS(20, 2)
|
|
|
|
#define AR8327_PAD_RGMII_RXCLK_DELAY_SEL_S 20
|
|
|
|
#define AR8327_PAD_RGMII_TXCLK_DELAY_SEL BITS(22, 2)
|
|
|
|
#define AR8327_PAD_RGMII_TXCLK_DELAY_SEL_S 22
|
|
|
|
#define AR8327_PAD_RGMII_RXCLK_DELAY_EN BIT(24)
|
|
|
|
#define AR8327_PAD_RGMII_TXCLK_DELAY_EN BIT(25)
|
|
|
|
#define AR8327_PAD_RGMII_EN BIT(26)
|
|
|
|
|
|
|
|
#define AR8327_REG_POWER_ON_STRIP 0x010
|
2012-06-19 10:44:16 +00:00
|
|
|
#define AR8327_POWER_ON_STRIP_POWER_ON_SEL BIT(31)
|
|
|
|
#define AR8327_POWER_ON_STRIP_LED_OPEN_EN BIT(24)
|
2013-05-30 17:38:26 +00:00
|
|
|
#define AR8327_POWER_ON_STRIP_SERDES_AEN BIT(7)
|
2012-03-18 22:06:55 +00:00
|
|
|
|
|
|
|
#define AR8327_REG_INT_STATUS0 0x020
|
|
|
|
#define AR8327_INT0_VT_DONE BIT(20)
|
|
|
|
|
|
|
|
#define AR8327_REG_INT_STATUS1 0x024
|
|
|
|
#define AR8327_REG_INT_MASK0 0x028
|
|
|
|
#define AR8327_REG_INT_MASK1 0x02c
|
2012-11-18 12:26:35 +00:00
|
|
|
|
|
|
|
#define AR8327_REG_MODULE_EN 0x030
|
|
|
|
#define AR8327_MODULE_EN_MIB BIT(0)
|
|
|
|
|
|
|
|
#define AR8327_REG_MIB_FUNC 0x034
|
|
|
|
#define AR8327_MIB_CPU_KEEP BIT(20)
|
|
|
|
|
2012-03-18 22:06:55 +00:00
|
|
|
#define AR8327_REG_SERVICE_TAG 0x048
|
2014-01-20 10:22:56 +00:00
|
|
|
#define AR8327_REG_LED_CTRL(_i) (0x050 + (_i) * 4)
|
2012-03-18 22:06:55 +00:00
|
|
|
#define AR8327_REG_LED_CTRL0 0x050
|
|
|
|
#define AR8327_REG_LED_CTRL1 0x054
|
|
|
|
#define AR8327_REG_LED_CTRL2 0x058
|
|
|
|
#define AR8327_REG_LED_CTRL3 0x05c
|
|
|
|
#define AR8327_REG_MAC_ADDR0 0x060
|
|
|
|
#define AR8327_REG_MAC_ADDR1 0x064
|
|
|
|
|
|
|
|
#define AR8327_REG_MAX_FRAME_SIZE 0x078
|
|
|
|
#define AR8327_MAX_FRAME_SIZE_MTU BITS(0, 14)
|
|
|
|
|
|
|
|
#define AR8327_REG_PORT_STATUS(_i) (0x07c + (_i) * 4)
|
|
|
|
|
|
|
|
#define AR8327_REG_HEADER_CTRL 0x098
|
|
|
|
#define AR8327_REG_PORT_HEADER(_i) (0x09c + (_i) * 4)
|
|
|
|
|
2013-05-30 17:38:26 +00:00
|
|
|
#define AR8327_REG_SGMII_CTRL 0x0e0
|
|
|
|
#define AR8327_SGMII_CTRL_EN_PLL BIT(1)
|
|
|
|
#define AR8327_SGMII_CTRL_EN_RX BIT(2)
|
|
|
|
#define AR8327_SGMII_CTRL_EN_TX BIT(3)
|
|
|
|
|
2014-07-10 21:11:02 +00:00
|
|
|
#define AR8327_REG_EEE_CTRL 0x100
|
|
|
|
#define AR8327_EEE_CTRL_DISABLE_PHY(_i) BIT(4 + (_i) * 2)
|
|
|
|
|
2012-03-18 22:06:55 +00:00
|
|
|
#define AR8327_REG_PORT_VLAN0(_i) (0x420 + (_i) * 0x8)
|
|
|
|
#define AR8327_PORT_VLAN0_DEF_SVID BITS(0, 12)
|
|
|
|
#define AR8327_PORT_VLAN0_DEF_SVID_S 0
|
|
|
|
#define AR8327_PORT_VLAN0_DEF_CVID BITS(16, 12)
|
|
|
|
#define AR8327_PORT_VLAN0_DEF_CVID_S 16
|
|
|
|
|
|
|
|
#define AR8327_REG_PORT_VLAN1(_i) (0x424 + (_i) * 0x8)
|
|
|
|
#define AR8327_PORT_VLAN1_PORT_VLAN_PROP BIT(6)
|
|
|
|
#define AR8327_PORT_VLAN1_OUT_MODE BITS(12, 2)
|
|
|
|
#define AR8327_PORT_VLAN1_OUT_MODE_S 12
|
|
|
|
#define AR8327_PORT_VLAN1_OUT_MODE_UNMOD 0
|
|
|
|
#define AR8327_PORT_VLAN1_OUT_MODE_UNTAG 1
|
|
|
|
#define AR8327_PORT_VLAN1_OUT_MODE_TAG 2
|
|
|
|
#define AR8327_PORT_VLAN1_OUT_MODE_UNTOUCH 3
|
|
|
|
|
|
|
|
#define AR8327_REG_ATU_DATA0 0x600
|
|
|
|
#define AR8327_REG_ATU_DATA1 0x604
|
|
|
|
#define AR8327_REG_ATU_DATA2 0x608
|
|
|
|
|
|
|
|
#define AR8327_REG_ATU_FUNC 0x60c
|
|
|
|
#define AR8327_ATU_FUNC_OP BITS(0, 4)
|
|
|
|
#define AR8327_ATU_FUNC_OP_NOOP 0x0
|
|
|
|
#define AR8327_ATU_FUNC_OP_FLUSH 0x1
|
|
|
|
#define AR8327_ATU_FUNC_OP_LOAD 0x2
|
|
|
|
#define AR8327_ATU_FUNC_OP_PURGE 0x3
|
|
|
|
#define AR8327_ATU_FUNC_OP_FLUSH_LOCKED 0x4
|
|
|
|
#define AR8327_ATU_FUNC_OP_FLUSH_UNICAST 0x5
|
|
|
|
#define AR8327_ATU_FUNC_OP_GET_NEXT 0x6
|
|
|
|
#define AR8327_ATU_FUNC_OP_SEARCH_MAC 0x7
|
|
|
|
#define AR8327_ATU_FUNC_OP_CHANGE_TRUNK 0x8
|
|
|
|
#define AR8327_ATU_FUNC_BUSY BIT(31)
|
|
|
|
|
|
|
|
#define AR8327_REG_VTU_FUNC0 0x0610
|
|
|
|
#define AR8327_VTU_FUNC0_EG_MODE BITS(4, 14)
|
|
|
|
#define AR8327_VTU_FUNC0_EG_MODE_S(_i) (4 + (_i) * 2)
|
|
|
|
#define AR8327_VTU_FUNC0_EG_MODE_KEEP 0
|
|
|
|
#define AR8327_VTU_FUNC0_EG_MODE_UNTAG 1
|
|
|
|
#define AR8327_VTU_FUNC0_EG_MODE_TAG 2
|
|
|
|
#define AR8327_VTU_FUNC0_EG_MODE_NOT 3
|
|
|
|
#define AR8327_VTU_FUNC0_IVL BIT(19)
|
|
|
|
#define AR8327_VTU_FUNC0_VALID BIT(20)
|
|
|
|
|
|
|
|
#define AR8327_REG_VTU_FUNC1 0x0614
|
|
|
|
#define AR8327_VTU_FUNC1_OP BITS(0, 3)
|
|
|
|
#define AR8327_VTU_FUNC1_OP_NOOP 0
|
|
|
|
#define AR8327_VTU_FUNC1_OP_FLUSH 1
|
|
|
|
#define AR8327_VTU_FUNC1_OP_LOAD 2
|
|
|
|
#define AR8327_VTU_FUNC1_OP_PURGE 3
|
|
|
|
#define AR8327_VTU_FUNC1_OP_REMOVE_PORT 4
|
|
|
|
#define AR8327_VTU_FUNC1_OP_GET_NEXT 5
|
|
|
|
#define AR8327_VTU_FUNC1_OP_GET_ONE 6
|
|
|
|
#define AR8327_VTU_FUNC1_FULL BIT(4)
|
|
|
|
#define AR8327_VTU_FUNC1_PORT BIT(8, 4)
|
|
|
|
#define AR8327_VTU_FUNC1_PORT_S 8
|
|
|
|
#define AR8327_VTU_FUNC1_VID BIT(16, 12)
|
|
|
|
#define AR8327_VTU_FUNC1_VID_S 16
|
|
|
|
#define AR8327_VTU_FUNC1_BUSY BIT(31)
|
|
|
|
|
|
|
|
#define AR8327_REG_FWD_CTRL0 0x620
|
|
|
|
#define AR8327_FWD_CTRL0_CPU_PORT_EN BIT(10)
|
|
|
|
#define AR8327_FWD_CTRL0_MIRROR_PORT BITS(4, 4)
|
|
|
|
#define AR8327_FWD_CTRL0_MIRROR_PORT_S 4
|
|
|
|
|
|
|
|
#define AR8327_REG_FWD_CTRL1 0x624
|
|
|
|
#define AR8327_FWD_CTRL1_UC_FLOOD BITS(0, 7)
|
|
|
|
#define AR8327_FWD_CTRL1_UC_FLOOD_S 0
|
|
|
|
#define AR8327_FWD_CTRL1_MC_FLOOD BITS(8, 7)
|
|
|
|
#define AR8327_FWD_CTRL1_MC_FLOOD_S 8
|
|
|
|
#define AR8327_FWD_CTRL1_BC_FLOOD BITS(16, 7)
|
|
|
|
#define AR8327_FWD_CTRL1_BC_FLOOD_S 16
|
|
|
|
#define AR8327_FWD_CTRL1_IGMP BITS(24, 7)
|
|
|
|
#define AR8327_FWD_CTRL1_IGMP_S 24
|
|
|
|
|
|
|
|
#define AR8327_REG_PORT_LOOKUP(_i) (0x660 + (_i) * 0xc)
|
|
|
|
#define AR8327_PORT_LOOKUP_MEMBER BITS(0, 7)
|
|
|
|
#define AR8327_PORT_LOOKUP_IN_MODE BITS(8, 2)
|
|
|
|
#define AR8327_PORT_LOOKUP_IN_MODE_S 8
|
|
|
|
#define AR8327_PORT_LOOKUP_STATE BITS(16, 3)
|
|
|
|
#define AR8327_PORT_LOOKUP_STATE_S 16
|
|
|
|
#define AR8327_PORT_LOOKUP_LEARN BIT(20)
|
2013-05-24 13:10:22 +00:00
|
|
|
#define AR8327_PORT_LOOKUP_ING_MIRROR_EN BIT(25)
|
2012-03-18 22:06:55 +00:00
|
|
|
|
|
|
|
#define AR8327_REG_PORT_PRIO(_i) (0x664 + (_i) * 0xc)
|
|
|
|
|
2013-05-24 13:10:22 +00:00
|
|
|
#define AR8327_REG_PORT_HOL_CTRL1(_i) (0x974 + (_i) * 0x8)
|
|
|
|
#define AR8327_PORT_HOL_CTRL1_EG_MIRROR_EN BIT(16)
|
|
|
|
|
2012-11-18 12:26:35 +00:00
|
|
|
#define AR8327_REG_PORT_STATS_BASE(_i) (0x1000 + (_i) * 0x100)
|
|
|
|
|
2013-11-29 20:18:48 +00:00
|
|
|
#define AR8337_PAD_MAC06_EXCHANGE_EN BIT(31)
|
|
|
|
|
2010-03-09 14:35:41 +00:00
|
|
|
/* port speed */
|
|
|
|
enum {
|
|
|
|
AR8216_PORT_SPEED_10M = 0,
|
|
|
|
AR8216_PORT_SPEED_100M = 1,
|
|
|
|
AR8216_PORT_SPEED_1000M = 2,
|
|
|
|
AR8216_PORT_SPEED_ERR = 3,
|
|
|
|
};
|
|
|
|
|
2009-04-29 13:02:41 +00:00
|
|
|
/* ingress 802.1q mode */
|
|
|
|
enum {
|
|
|
|
AR8216_IN_PORT_ONLY = 0,
|
|
|
|
AR8216_IN_PORT_FALLBACK = 1,
|
|
|
|
AR8216_IN_VLAN_ONLY = 2,
|
|
|
|
AR8216_IN_SECURE = 3
|
|
|
|
};
|
|
|
|
|
|
|
|
/* egress 802.1q mode */
|
|
|
|
enum {
|
|
|
|
AR8216_OUT_KEEP = 0,
|
|
|
|
AR8216_OUT_STRIP_VLAN = 1,
|
|
|
|
AR8216_OUT_ADD_VLAN = 2
|
|
|
|
};
|
|
|
|
|
|
|
|
/* port forwarding state */
|
|
|
|
enum {
|
|
|
|
AR8216_PORT_STATE_DISABLED = 0,
|
|
|
|
AR8216_PORT_STATE_BLOCK = 1,
|
|
|
|
AR8216_PORT_STATE_LISTEN = 2,
|
|
|
|
AR8216_PORT_STATE_LEARN = 3,
|
|
|
|
AR8216_PORT_STATE_FORWARD = 4
|
|
|
|
};
|
|
|
|
|
|
|
|
#endif
|