ar71xx: add kernel support for the QCA9556 SoC
Based on http://patchwork.openwrt.org/patch/3162/ Signed-off-by: Embedded Wireless GmbH <info at embeddedwireless.de> Signed-off-by: Gabor Juhos <juhosg@openwrt.org> SVN-Revision: 35393
This commit is contained in:
parent
df15e5cd61
commit
e9dbff1193
7 changed files with 63 additions and 7 deletions
|
@ -0,0 +1,56 @@
|
||||||
|
--- a/arch/mips/ath79/setup.c
|
||||||
|
+++ b/arch/mips/ath79/setup.c
|
||||||
|
@@ -164,6 +164,12 @@ static void __init ath79_detect_sys_type
|
||||||
|
rev = id & AR934X_REV_ID_REVISION_MASK;
|
||||||
|
break;
|
||||||
|
|
||||||
|
+ case REV_ID_MAJOR_QCA9556:
|
||||||
|
+ ath79_soc = ATH79_SOC_QCA9556;
|
||||||
|
+ chip = "9556";
|
||||||
|
+ rev = id & AR944X_REV_ID_REVISION_MASK;
|
||||||
|
+ break;
|
||||||
|
+
|
||||||
|
case REV_ID_MAJOR_QCA9558:
|
||||||
|
ath79_soc = ATH79_SOC_QCA9558;
|
||||||
|
chip = "9558";
|
||||||
|
--- a/arch/mips/include/asm/mach-ath79/ar71xx_regs.h
|
||||||
|
+++ b/arch/mips/include/asm/mach-ath79/ar71xx_regs.h
|
||||||
|
@@ -460,6 +460,7 @@
|
||||||
|
#define REV_ID_MAJOR_AR9341 0x0120
|
||||||
|
#define REV_ID_MAJOR_AR9342 0x1120
|
||||||
|
#define REV_ID_MAJOR_AR9344 0x2120
|
||||||
|
+#define REV_ID_MAJOR_QCA9556 0x0130
|
||||||
|
#define REV_ID_MAJOR_QCA9558 0x1130
|
||||||
|
|
||||||
|
#define AR71XX_REV_ID_MINOR_MASK 0x3
|
||||||
|
--- a/arch/mips/include/asm/mach-ath79/ath79.h
|
||||||
|
+++ b/arch/mips/include/asm/mach-ath79/ath79.h
|
||||||
|
@@ -32,6 +32,7 @@ enum ath79_soc_type {
|
||||||
|
ATH79_SOC_AR9341,
|
||||||
|
ATH79_SOC_AR9342,
|
||||||
|
ATH79_SOC_AR9344,
|
||||||
|
+ ATH79_SOC_QCA9556,
|
||||||
|
ATH79_SOC_QCA9558,
|
||||||
|
};
|
||||||
|
|
||||||
|
@@ -99,6 +100,11 @@ static inline int soc_is_ar934x(void)
|
||||||
|
return soc_is_ar9341() || soc_is_ar9342() || soc_is_ar9344();
|
||||||
|
}
|
||||||
|
|
||||||
|
+static inline int soc_is_qca9556(void)
|
||||||
|
+{
|
||||||
|
+ return ath79_soc == ATH79_SOC_QCA9556;
|
||||||
|
+}
|
||||||
|
+
|
||||||
|
static inline int soc_is_qca9558(void)
|
||||||
|
{
|
||||||
|
return ath79_soc == ATH79_SOC_QCA9558;
|
||||||
|
@@ -106,7 +112,7 @@ static inline int soc_is_qca9558(void)
|
||||||
|
|
||||||
|
static inline int soc_is_qca955x(void)
|
||||||
|
{
|
||||||
|
- return soc_is_qca9558();
|
||||||
|
+ return soc_is_qca9556() || soc_is_qca9558();
|
||||||
|
}
|
||||||
|
|
||||||
|
extern void __iomem *ath79_ddr_base;
|
|
@ -95,7 +95,7 @@ Signed-off-by: Gabor Juhos <juhosg@openwrt.org>
|
||||||
}
|
}
|
||||||
--- a/arch/mips/include/asm/mach-ath79/ar71xx_regs.h
|
--- a/arch/mips/include/asm/mach-ath79/ar71xx_regs.h
|
||||||
+++ b/arch/mips/include/asm/mach-ath79/ar71xx_regs.h
|
+++ b/arch/mips/include/asm/mach-ath79/ar71xx_regs.h
|
||||||
@@ -520,6 +520,8 @@
|
@@ -521,6 +521,8 @@
|
||||||
#define AR71XX_GPIO_REG_INT_ENABLE 0x24
|
#define AR71XX_GPIO_REG_INT_ENABLE 0x24
|
||||||
#define AR71XX_GPIO_REG_FUNC 0x28
|
#define AR71XX_GPIO_REG_FUNC 0x28
|
||||||
|
|
||||||
|
|
|
@ -13,7 +13,7 @@
|
||||||
|
|
||||||
--- a/arch/mips/include/asm/mach-ath79/ath79.h
|
--- a/arch/mips/include/asm/mach-ath79/ath79.h
|
||||||
+++ b/arch/mips/include/asm/mach-ath79/ath79.h
|
+++ b/arch/mips/include/asm/mach-ath79/ath79.h
|
||||||
@@ -110,6 +110,7 @@ static inline int soc_is_qca955x(void)
|
@@ -116,6 +116,7 @@ static inline int soc_is_qca955x(void)
|
||||||
}
|
}
|
||||||
|
|
||||||
extern void __iomem *ath79_ddr_base;
|
extern void __iomem *ath79_ddr_base;
|
||||||
|
|
|
@ -27,7 +27,7 @@
|
||||||
+
|
+
|
||||||
--- a/arch/mips/include/asm/mach-ath79/ath79.h
|
--- a/arch/mips/include/asm/mach-ath79/ath79.h
|
||||||
+++ b/arch/mips/include/asm/mach-ath79/ath79.h
|
+++ b/arch/mips/include/asm/mach-ath79/ath79.h
|
||||||
@@ -137,4 +137,7 @@ static inline u32 ath79_reset_rr(unsigne
|
@@ -143,4 +143,7 @@ static inline u32 ath79_reset_rr(unsigne
|
||||||
void ath79_device_reset_set(u32 mask);
|
void ath79_device_reset_set(u32 mask);
|
||||||
void ath79_device_reset_clear(u32 mask);
|
void ath79_device_reset_clear(u32 mask);
|
||||||
|
|
||||||
|
|
|
@ -1,6 +1,6 @@
|
||||||
--- a/arch/mips/include/asm/mach-ath79/ath79.h
|
--- a/arch/mips/include/asm/mach-ath79/ath79.h
|
||||||
+++ b/arch/mips/include/asm/mach-ath79/ath79.h
|
+++ b/arch/mips/include/asm/mach-ath79/ath79.h
|
||||||
@@ -136,6 +136,7 @@ static inline u32 ath79_reset_rr(unsigne
|
@@ -142,6 +142,7 @@ static inline u32 ath79_reset_rr(unsigne
|
||||||
|
|
||||||
void ath79_device_reset_set(u32 mask);
|
void ath79_device_reset_set(u32 mask);
|
||||||
void ath79_device_reset_clear(u32 mask);
|
void ath79_device_reset_clear(u32 mask);
|
||||||
|
|
|
@ -1,6 +1,6 @@
|
||||||
--- a/arch/mips/ath79/setup.c
|
--- a/arch/mips/ath79/setup.c
|
||||||
+++ b/arch/mips/ath79/setup.c
|
+++ b/arch/mips/ath79/setup.c
|
||||||
@@ -225,6 +225,8 @@ void __init plat_time_init(void)
|
@@ -231,6 +231,8 @@ void __init plat_time_init(void)
|
||||||
mips_hpt_frequency = clk_get_rate(clk) / 2;
|
mips_hpt_frequency = clk_get_rate(clk) / 2;
|
||||||
}
|
}
|
||||||
|
|
||||||
|
|
|
@ -189,7 +189,7 @@
|
||||||
#define AR933X_BOOTSTRAP_REF_CLK_40 BIT(0)
|
#define AR933X_BOOTSTRAP_REF_CLK_40 BIT(0)
|
||||||
|
|
||||||
#define AR934X_BOOTSTRAP_SW_OPTION8 BIT(23)
|
#define AR934X_BOOTSTRAP_SW_OPTION8 BIT(23)
|
||||||
@@ -528,6 +625,12 @@
|
@@ -529,6 +626,12 @@
|
||||||
#define AR71XX_GPIO_REG_INT_ENABLE 0x24
|
#define AR71XX_GPIO_REG_INT_ENABLE 0x24
|
||||||
#define AR71XX_GPIO_REG_FUNC 0x28
|
#define AR71XX_GPIO_REG_FUNC 0x28
|
||||||
|
|
||||||
|
@ -202,7 +202,7 @@
|
||||||
#define AR934X_GPIO_REG_FUNC 0x6c
|
#define AR934X_GPIO_REG_FUNC 0x6c
|
||||||
|
|
||||||
#define AR71XX_GPIO_COUNT 16
|
#define AR71XX_GPIO_COUNT 16
|
||||||
@@ -559,4 +662,133 @@
|
@@ -560,4 +663,133 @@
|
||||||
#define AR934X_SRIF_DPLL2_OUTDIV_SHIFT 13
|
#define AR934X_SRIF_DPLL2_OUTDIV_SHIFT 13
|
||||||
#define AR934X_SRIF_DPLL2_OUTDIV_MASK 0x7
|
#define AR934X_SRIF_DPLL2_OUTDIV_MASK 0x7
|
||||||
|
|
||||||
|
|
Loading…
Reference in a new issue