2014-03-06 00:09:30 +00:00
|
|
|
From 0aff0370cbffeadc14456556b904c80e30b3717e Mon Sep 17 00:00:00 2001
|
2014-02-05 08:42:28 +00:00
|
|
|
From: Chen-Yu Tsai <wens@csie.org>
|
2014-03-06 00:09:30 +00:00
|
|
|
Date: Wed, 1 Jan 2014 10:30:48 +0800
|
2014-02-05 08:42:28 +00:00
|
|
|
Subject: [PATCH] ARM: dts: sun7i: external clock outputs
|
|
|
|
|
|
|
|
This commit adds the two external clock outputs available on A20 to
|
|
|
|
its device tree. A dummy fixed factor clock is also added to serve as
|
|
|
|
the first input of the clock outputs, which according to AW's A20 user
|
|
|
|
manual, is the 24MHz oscillator divided by 750.
|
|
|
|
|
|
|
|
Signed-off-by: Chen-Yu Tsai <wens@csie.org>
|
2014-03-06 00:09:30 +00:00
|
|
|
Signed-off-by: Maxime Ripard <maxime.ripard@free-electrons.com>
|
2014-02-05 08:42:28 +00:00
|
|
|
---
|
2014-03-06 00:09:30 +00:00
|
|
|
arch/arm/boot/dts/sun7i-a20.dtsi | 28 ++++++++++++++++++++++++++++
|
|
|
|
1 file changed, 28 insertions(+)
|
2014-02-05 08:42:28 +00:00
|
|
|
|
2014-03-06 00:09:30 +00:00
|
|
|
diff --git a/arch/arm/boot/dts/sun7i-a20.dtsi b/arch/arm/boot/dts/sun7i-a20.dtsi
|
|
|
|
index edad6f1..0d54998 100644
|
2014-02-05 08:42:28 +00:00
|
|
|
--- a/arch/arm/boot/dts/sun7i-a20.dtsi
|
|
|
|
+++ b/arch/arm/boot/dts/sun7i-a20.dtsi
|
2014-03-06 00:09:30 +00:00
|
|
|
@@ -303,6 +303,34 @@
|
2014-02-05 08:42:28 +00:00
|
|
|
clocks = <&osc24M>, <&pll6 2>, <&pll5 1>;
|
|
|
|
clock-output-names = "mbus";
|
|
|
|
};
|
|
|
|
+
|
|
|
|
+ /*
|
|
|
|
+ * Dummy clock used by output clocks
|
|
|
|
+ */
|
2014-03-06 00:09:30 +00:00
|
|
|
+ osc24M_32k: clk@1 {
|
2014-02-05 08:42:28 +00:00
|
|
|
+ #clock-cells = <0>;
|
|
|
|
+ compatible = "fixed-factor-clock";
|
|
|
|
+ clock-div = <750>;
|
|
|
|
+ clock-mult = <1>;
|
|
|
|
+ clocks = <&osc24M>;
|
2014-03-06 00:09:30 +00:00
|
|
|
+ clock-output-names = "osc24M_32k";
|
2014-02-05 08:42:28 +00:00
|
|
|
+ };
|
|
|
|
+
|
|
|
|
+ clk_out_a: clk@01c201f0 {
|
|
|
|
+ #clock-cells = <0>;
|
|
|
|
+ compatible = "allwinner,sun7i-a20-out-clk";
|
|
|
|
+ reg = <0x01c201f0 0x4>;
|
|
|
|
+ clocks = <&osc24M_32k>, <&osc32k>, <&osc24M>;
|
|
|
|
+ clock-output-names = "clk_out_a";
|
|
|
|
+ };
|
|
|
|
+
|
|
|
|
+ clk_out_b: clk@01c201f4 {
|
|
|
|
+ #clock-cells = <0>;
|
|
|
|
+ compatible = "allwinner,sun7i-a20-out-clk";
|
|
|
|
+ reg = <0x01c201f4 0x4>;
|
|
|
|
+ clocks = <&osc24M_32k>, <&osc32k>, <&osc24M>;
|
|
|
|
+ clock-output-names = "clk_out_b";
|
|
|
|
+ };
|
|
|
|
};
|
|
|
|
|
2014-03-06 00:09:30 +00:00
|
|
|
soc@01c00000 {
|
|
|
|
--
|
|
|
|
1.8.5.5
|
|
|
|
|