f9b8328d79
Add the ranges property to the PCI bridges where missing. Add the unit address to PCI bridge where missing. Rework the complete rt3883 pci node. Drop the PCI unit nodes from the dtsi. They are not used by any dts file and should be rather in the dts than in the SoC dtsi. Express the PCI-PCI bridge in a clean devicetree syntax. The ralink,pci-slot isn't used by any driver, drop it. Move the pci interrupt controller out of the pci node. It doesn't share the same reg and therefore should be an independent/SoC child node. Move the pci related rt3883 pinctrl setting to the dtsi instead of defining the very same for each rt3883 board. If the device_type property is used for PCI units, the unit is treated as pci bridge which it isn't. Drop it for PCI units. Reference pci-bridges or the pci node defined in the dtsi instead of recreating the whole node hierarchy. It allows to change the referenced node in the dtsi without the need to touch all dts. Fix the PCI(e) wireless unit addresses. All our PCI(e) wireless chips are the first device on the bus. The unit address has to be the bus address instead of the PCI vendor/device id. Signed-off-by: Mathias Kresin <dev@kresin.me>
146 lines
2.2 KiB
Text
146 lines
2.2 KiB
Text
/dts-v1/;
|
|
|
|
#include "rt3883.dtsi"
|
|
|
|
#include <dt-bindings/gpio/gpio.h>
|
|
#include <dt-bindings/input/input.h>
|
|
|
|
/ {
|
|
compatible = "samsung,cy-swr1100", "ralink,rt3883-soc";
|
|
model = "Samsung CY-SWR1100";
|
|
|
|
aliases {
|
|
led-status = &led_wps;
|
|
};
|
|
|
|
nor-flash@1c000000 {
|
|
compatible = "cfi-flash";
|
|
reg = <0x1c000000 0x800000>;
|
|
bank-width = <2>;
|
|
#address-cells = <1>;
|
|
#size-cells = <1>;
|
|
|
|
partition@0 {
|
|
label = "uboot";
|
|
reg = <0x0 0x30000>;
|
|
read-only;
|
|
};
|
|
|
|
partition@30000 {
|
|
label = "uboot-env";
|
|
reg = <0x30000 0x4000>;
|
|
read-only;
|
|
};
|
|
|
|
factory: partition@34000 {
|
|
label = "factory";
|
|
reg = <0x34000 0x4000>;
|
|
read-only;
|
|
};
|
|
|
|
partition@38000 {
|
|
label = "nvram";
|
|
reg = <0x38000 0x8000>;
|
|
read-only;
|
|
};
|
|
|
|
partition@40000 {
|
|
label = "devdata";
|
|
reg = <0x40000 0x10000>;
|
|
};
|
|
|
|
partition@50000 {
|
|
label = "firmware";
|
|
reg = <0x50000 0x7b0000>;
|
|
};
|
|
};
|
|
|
|
rtl8367 {
|
|
compatible = "realtek,rtl8367";
|
|
gpio-sda = <&gpio0 1 GPIO_ACTIVE_HIGH>;
|
|
gpio-sck = <&gpio0 2 GPIO_ACTIVE_HIGH>;
|
|
realtek,extif0 = <1 0 1 1 1 1 1 1 2>;
|
|
};
|
|
|
|
gpio-keys-polled {
|
|
compatible = "gpio-keys-polled";
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
poll-interval = <100>;
|
|
|
|
reset {
|
|
label = "reset";
|
|
gpios = <&gpio0 6 GPIO_ACTIVE_LOW>;
|
|
linux,code = <KEY_RESTART>;
|
|
};
|
|
|
|
wps {
|
|
label = "wps";
|
|
gpios = <&gpio0 3 GPIO_ACTIVE_LOW>;
|
|
linux,code = <KEY_WPS_BUTTON>;
|
|
};
|
|
};
|
|
|
|
gpio-leds {
|
|
compatible = "gpio-leds";
|
|
|
|
led_wps: wps {
|
|
label = "cy-swr1100:blue:wps";
|
|
gpios = <&gpio0 0 GPIO_ACTIVE_LOW>;
|
|
};
|
|
|
|
usb {
|
|
label = "cy-swr1100:blue:usb";
|
|
gpios = <&gpio1 1 GPIO_ACTIVE_LOW>;
|
|
};
|
|
};
|
|
};
|
|
|
|
&gpio1 {
|
|
status = "okay";
|
|
};
|
|
|
|
&pinctrl {
|
|
state_default: pinctrl0 {
|
|
gpio {
|
|
ralink,group = "i2c", "spi";
|
|
ralink,function = "gpio";
|
|
};
|
|
};
|
|
};
|
|
|
|
ðernet {
|
|
port@0 {
|
|
mediatek,fixed-link = <1000 1 1 1>;
|
|
phy-mode = "rgmii";
|
|
};
|
|
};
|
|
|
|
&pci {
|
|
status = "okay";
|
|
};
|
|
|
|
&pci1 {
|
|
status = "okay";
|
|
|
|
wifi@0,0 {
|
|
compatible = "pci0,0";
|
|
reg = <0x10000 0 0 0 0>;
|
|
ralink,5ghz = <0>;
|
|
ralink,mtd-eeprom = <&factory 0x2000>;
|
|
};
|
|
};
|
|
|
|
&wmac {
|
|
status = "okay";
|
|
ralink,2ghz = <0>;
|
|
ralink,mtd-eeprom = <&factory 0>;
|
|
};
|
|
|
|
&ehci {
|
|
status = "okay";
|
|
};
|
|
|
|
&ohci {
|
|
status = "okay";
|
|
};
|