2014-11-06 09:31:31 +00:00
|
|
|
/ {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
2018-08-22 04:57:48 +00:00
|
|
|
compatible = "mediatek,mt7628an-soc";
|
2014-11-06 09:31:31 +00:00
|
|
|
|
|
|
|
cpus {
|
2018-07-21 14:17:39 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
2014-11-06 09:31:31 +00:00
|
|
|
cpu@0 {
|
|
|
|
compatible = "mips,mips24KEc";
|
2018-07-21 14:17:39 +00:00
|
|
|
reg = <0>;
|
2014-11-06 09:31:31 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2015-02-19 14:04:41 +00:00
|
|
|
chosen {
|
|
|
|
bootargs = "console=ttyS0,57600";
|
|
|
|
};
|
|
|
|
|
2016-05-09 04:20:02 +00:00
|
|
|
aliases {
|
|
|
|
serial0 = &uartlite;
|
|
|
|
};
|
|
|
|
|
2018-07-21 14:53:10 +00:00
|
|
|
cpuintc: cpuintc {
|
2014-11-06 09:31:31 +00:00
|
|
|
#address-cells = <0>;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
interrupt-controller;
|
|
|
|
compatible = "mti,cpu-interrupt-controller";
|
|
|
|
};
|
|
|
|
|
2016-05-10 10:41:46 +00:00
|
|
|
palmbus: palmbus@10000000 {
|
2014-11-06 09:31:31 +00:00
|
|
|
compatible = "palmbus";
|
|
|
|
reg = <0x10000000 0x200000>;
|
2015-08-17 05:57:18 +00:00
|
|
|
ranges = <0x0 0x10000000 0x1FFFFF>;
|
2014-11-06 09:31:31 +00:00
|
|
|
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
|
2016-05-10 10:41:46 +00:00
|
|
|
sysc: sysc@0 {
|
2018-04-07 12:02:25 +00:00
|
|
|
compatible = "ralink,mt7620a-sysc", "syscon";
|
2014-11-06 09:31:31 +00:00
|
|
|
reg = <0x0 0x100>;
|
|
|
|
};
|
|
|
|
|
2018-06-08 09:15:17 +00:00
|
|
|
watchdog: watchdog@100 {
|
2017-09-20 14:10:42 +00:00
|
|
|
compatible = "ralink,mt7628an-wdt", "mediatek,mt7621-wdt";
|
2018-06-08 09:15:17 +00:00
|
|
|
reg = <0x100 0x30>;
|
2014-11-06 09:31:31 +00:00
|
|
|
|
|
|
|
resets = <&rstctrl 8>;
|
|
|
|
reset-names = "wdt";
|
|
|
|
|
|
|
|
interrupt-parent = <&intc>;
|
|
|
|
interrupts = <24>;
|
|
|
|
};
|
|
|
|
|
|
|
|
intc: intc@200 {
|
|
|
|
compatible = "ralink,mt7628an-intc", "ralink,rt2880-intc";
|
|
|
|
reg = <0x200 0x100>;
|
|
|
|
|
|
|
|
resets = <&rstctrl 9>;
|
|
|
|
reset-names = "intc";
|
|
|
|
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
|
|
|
|
interrupt-parent = <&cpuintc>;
|
|
|
|
interrupts = <2>;
|
|
|
|
|
|
|
|
ralink,intc-registers = <0x9c 0xa0
|
|
|
|
0x6c 0xa4
|
|
|
|
0x80 0x78>;
|
|
|
|
};
|
|
|
|
|
2016-05-10 10:41:46 +00:00
|
|
|
memc: memc@300 {
|
2014-11-06 09:31:31 +00:00
|
|
|
compatible = "ralink,mt7620a-memc", "ralink,rt3050-memc";
|
|
|
|
reg = <0x300 0x100>;
|
|
|
|
|
|
|
|
resets = <&rstctrl 20>;
|
|
|
|
reset-names = "mc";
|
|
|
|
|
|
|
|
interrupt-parent = <&intc>;
|
|
|
|
interrupts = <3>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio@600 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
compatible = "mtk,mt7628-gpio", "mtk,mt7621-gpio";
|
|
|
|
reg = <0x600 0x100>;
|
|
|
|
|
2015-10-01 19:12:14 +00:00
|
|
|
interrupt-parent = <&intc>;
|
|
|
|
interrupts = <6>;
|
|
|
|
|
2014-11-06 09:31:31 +00:00
|
|
|
gpio0: bank@0 {
|
|
|
|
reg = <0>;
|
|
|
|
compatible = "mtk,mt7621-gpio-bank";
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio1: bank@1 {
|
|
|
|
reg = <1>;
|
|
|
|
compatible = "mtk,mt7621-gpio-bank";
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio2: bank@2 {
|
|
|
|
reg = <2>;
|
|
|
|
compatible = "mtk,mt7621-gpio-bank";
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2016-05-10 10:41:46 +00:00
|
|
|
i2c: i2c@900 {
|
2016-01-07 14:27:45 +00:00
|
|
|
compatible = "mediatek,mt7621-i2c";
|
2015-10-19 10:07:54 +00:00
|
|
|
reg = <0x900 0x100>;
|
|
|
|
|
|
|
|
resets = <&rstctrl 16>;
|
|
|
|
reset-names = "i2c";
|
|
|
|
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
status = "disabled";
|
|
|
|
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&i2c_pins>;
|
|
|
|
};
|
|
|
|
|
2016-05-10 10:41:46 +00:00
|
|
|
i2s: i2s@a00 {
|
2016-02-22 12:49:25 +00:00
|
|
|
compatible = "mediatek,mt7628-i2s";
|
2015-10-19 10:07:54 +00:00
|
|
|
reg = <0xa00 0x100>;
|
|
|
|
|
|
|
|
resets = <&rstctrl 17>;
|
|
|
|
reset-names = "i2s";
|
|
|
|
|
|
|
|
interrupt-parent = <&intc>;
|
|
|
|
interrupts = <10>;
|
|
|
|
|
2016-02-22 12:49:25 +00:00
|
|
|
txdma-req = <2>;
|
|
|
|
rxdma-req = <3>;
|
|
|
|
|
|
|
|
dmas = <&gdma 4>,
|
|
|
|
<&gdma 6>;
|
2015-10-19 10:07:54 +00:00
|
|
|
dma-names = "tx", "rx";
|
|
|
|
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2016-05-10 10:41:46 +00:00
|
|
|
spi0: spi@b00 {
|
2014-11-06 09:31:31 +00:00
|
|
|
compatible = "ralink,mt7621-spi";
|
|
|
|
reg = <0xb00 0x100>;
|
|
|
|
|
|
|
|
resets = <&rstctrl 18>;
|
|
|
|
reset-names = "spi";
|
|
|
|
|
|
|
|
#address-cells = <1>;
|
2015-10-05 10:26:54 +00:00
|
|
|
#size-cells = <0>;
|
2014-11-06 09:31:31 +00:00
|
|
|
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&spi_pins>;
|
|
|
|
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2016-05-09 04:20:02 +00:00
|
|
|
uartlite: uartlite@c00 {
|
2014-11-06 09:31:31 +00:00
|
|
|
compatible = "ns16550a";
|
|
|
|
reg = <0xc00 0x100>;
|
|
|
|
|
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
|
|
|
no-loopback-test;
|
|
|
|
|
2016-05-10 13:23:54 +00:00
|
|
|
clock-frequency = <40000000>;
|
|
|
|
|
2014-11-06 09:31:31 +00:00
|
|
|
resets = <&rstctrl 12>;
|
|
|
|
reset-names = "uartl";
|
|
|
|
|
|
|
|
interrupt-parent = <&intc>;
|
|
|
|
interrupts = <20>;
|
|
|
|
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&uart0_pins>;
|
|
|
|
};
|
2015-07-24 09:12:21 +00:00
|
|
|
|
2016-05-10 10:41:46 +00:00
|
|
|
uart1: uart1@d00 {
|
2015-07-24 09:12:21 +00:00
|
|
|
compatible = "ns16550a";
|
|
|
|
reg = <0xd00 0x100>;
|
|
|
|
|
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
|
|
|
no-loopback-test;
|
|
|
|
|
2016-05-10 13:23:54 +00:00
|
|
|
clock-frequency = <40000000>;
|
|
|
|
|
2015-07-24 09:12:21 +00:00
|
|
|
resets = <&rstctrl 19>;
|
|
|
|
reset-names = "uart1";
|
|
|
|
|
|
|
|
interrupt-parent = <&intc>;
|
|
|
|
interrupts = <21>;
|
|
|
|
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&uart1_pins>;
|
|
|
|
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2016-05-09 04:20:02 +00:00
|
|
|
uart2: uart2@e00 {
|
2015-07-24 09:12:21 +00:00
|
|
|
compatible = "ns16550a";
|
|
|
|
reg = <0xe00 0x100>;
|
|
|
|
|
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
|
|
|
no-loopback-test;
|
|
|
|
|
2016-05-10 13:23:54 +00:00
|
|
|
clock-frequency = <40000000>;
|
|
|
|
|
2015-07-24 09:12:21 +00:00
|
|
|
resets = <&rstctrl 20>;
|
|
|
|
reset-names = "uart2";
|
|
|
|
|
|
|
|
interrupt-parent = <&intc>;
|
|
|
|
interrupts = <22>;
|
|
|
|
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&uart2_pins>;
|
|
|
|
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2015-10-19 10:07:54 +00:00
|
|
|
|
2016-05-10 10:41:46 +00:00
|
|
|
pwm: pwm@5000 {
|
2015-10-19 10:07:54 +00:00
|
|
|
compatible = "mediatek,mt7628-pwm";
|
|
|
|
reg = <0x5000 0x1000>;
|
|
|
|
|
|
|
|
resets = <&rstctrl 31>;
|
|
|
|
reset-names = "pwm";
|
|
|
|
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pwm0_pins>, <&pwm1_pins>;
|
|
|
|
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2016-05-10 10:41:46 +00:00
|
|
|
pcm: pcm@2000 {
|
2015-10-19 10:07:54 +00:00
|
|
|
compatible = "ralink,mt7620a-pcm";
|
|
|
|
reg = <0x2000 0x800>;
|
|
|
|
|
|
|
|
resets = <&rstctrl 11>;
|
|
|
|
reset-names = "pcm";
|
|
|
|
|
|
|
|
interrupt-parent = <&intc>;
|
|
|
|
interrupts = <4>;
|
|
|
|
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
gdma: gdma@2800 {
|
2015-12-02 13:41:22 +00:00
|
|
|
compatible = "ralink,rt3883-gdma";
|
2015-10-19 10:07:54 +00:00
|
|
|
reg = <0x2800 0x800>;
|
|
|
|
|
|
|
|
resets = <&rstctrl 14>;
|
|
|
|
reset-names = "dma";
|
|
|
|
|
|
|
|
interrupt-parent = <&intc>;
|
|
|
|
interrupts = <7>;
|
|
|
|
|
|
|
|
#dma-cells = <1>;
|
|
|
|
#dma-channels = <16>;
|
|
|
|
#dma-requests = <16>;
|
|
|
|
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2014-11-06 09:31:31 +00:00
|
|
|
};
|
|
|
|
|
2016-05-10 10:41:46 +00:00
|
|
|
pinctrl: pinctrl {
|
2014-11-06 09:31:31 +00:00
|
|
|
compatible = "ralink,rt2880-pinmux";
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&state_default>;
|
2015-08-17 05:57:18 +00:00
|
|
|
|
2014-11-06 09:31:31 +00:00
|
|
|
state_default: pinctrl0 {
|
|
|
|
};
|
2015-08-17 05:57:18 +00:00
|
|
|
|
2014-11-06 09:31:31 +00:00
|
|
|
spi_pins: spi {
|
|
|
|
spi {
|
|
|
|
ralink,group = "spi";
|
|
|
|
ralink,function = "spi";
|
|
|
|
};
|
|
|
|
};
|
2015-08-17 05:57:18 +00:00
|
|
|
|
2015-10-19 10:07:54 +00:00
|
|
|
spi_cs1_pins: spi_cs1 {
|
|
|
|
spi_cs1 {
|
|
|
|
ralink,group = "spi cs1";
|
|
|
|
ralink,function = "spi cs1";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c_pins: i2c {
|
|
|
|
i2c {
|
|
|
|
ralink,group = "i2c";
|
|
|
|
ralink,function = "i2c";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2017-11-18 09:51:07 +00:00
|
|
|
i2s_pins: i2s {
|
|
|
|
i2s {
|
|
|
|
ralink,group = "i2s";
|
|
|
|
ralink,function = "i2s";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2014-11-06 09:31:31 +00:00
|
|
|
uart0_pins: uartlite {
|
2015-07-24 09:12:21 +00:00
|
|
|
uartlite {
|
2014-11-06 09:31:31 +00:00
|
|
|
ralink,group = "uart0";
|
2015-07-24 09:12:21 +00:00
|
|
|
ralink,function = "uart0";
|
|
|
|
};
|
|
|
|
};
|
2015-08-17 05:57:18 +00:00
|
|
|
|
2015-07-24 09:12:21 +00:00
|
|
|
uart1_pins: uart1 {
|
|
|
|
uart1 {
|
|
|
|
ralink,group = "uart1";
|
|
|
|
ralink,function = "uart1";
|
|
|
|
};
|
|
|
|
};
|
2015-08-17 05:57:18 +00:00
|
|
|
|
2015-07-24 09:12:21 +00:00
|
|
|
uart2_pins: uart2 {
|
|
|
|
uart2 {
|
|
|
|
ralink,group = "uart2";
|
|
|
|
ralink,function = "uart2";
|
|
|
|
};
|
|
|
|
};
|
2015-08-17 05:57:18 +00:00
|
|
|
|
2015-07-24 09:12:21 +00:00
|
|
|
sdxc_pins: sdxc {
|
|
|
|
sdxc {
|
|
|
|
ralink,group = "sdmode";
|
|
|
|
ralink,function = "sdxc";
|
2014-11-06 09:31:31 +00:00
|
|
|
};
|
|
|
|
};
|
2015-10-19 10:07:54 +00:00
|
|
|
|
|
|
|
pwm0_pins: pwm0 {
|
|
|
|
pwm0 {
|
|
|
|
ralink,group = "pwm0";
|
|
|
|
ralink,function = "pwm0";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
pwm1_pins: pwm1 {
|
|
|
|
pwm1 {
|
|
|
|
ralink,group = "pwm1";
|
|
|
|
ralink,function = "pwm1";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2017-11-18 09:51:07 +00:00
|
|
|
pcm_i2s_pins: pcm_i2s {
|
|
|
|
pcm_i2s {
|
2015-10-19 10:07:54 +00:00
|
|
|
ralink,group = "i2s";
|
|
|
|
ralink,function = "pcm";
|
|
|
|
};
|
|
|
|
};
|
2017-11-18 09:51:07 +00:00
|
|
|
|
|
|
|
refclk_pins: refclk {
|
|
|
|
refclk {
|
|
|
|
ralink,group = "refclk";
|
|
|
|
ralink,function = "refclk";
|
|
|
|
};
|
|
|
|
};
|
2014-11-06 09:31:31 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
rstctrl: rstctrl {
|
|
|
|
compatible = "ralink,mt7620a-reset", "ralink,rt2880-reset";
|
|
|
|
#reset-cells = <1>;
|
|
|
|
};
|
|
|
|
|
2016-05-10 13:23:54 +00:00
|
|
|
clkctrl: clkctrl {
|
|
|
|
compatible = "ralink,rt2880-clock";
|
|
|
|
#clock-cells = <1>;
|
|
|
|
};
|
|
|
|
|
2016-02-19 16:38:04 +00:00
|
|
|
usbphy: usbphy@10120000 {
|
2018-04-13 11:13:20 +00:00
|
|
|
compatible = "mediatek,mt7628-usbphy", "mediatek,mt7620-usbphy";
|
2016-07-06 19:42:54 +00:00
|
|
|
reg = <0x10120000 0x1000>;
|
2018-04-07 12:02:25 +00:00
|
|
|
#phy-cells = <0>;
|
2014-11-06 09:31:31 +00:00
|
|
|
|
2018-04-07 12:02:25 +00:00
|
|
|
ralink,sysctl = <&sysc>;
|
2016-01-04 14:21:17 +00:00
|
|
|
resets = <&rstctrl 22 &rstctrl 25>;
|
|
|
|
reset-names = "host", "device";
|
2016-05-10 13:23:54 +00:00
|
|
|
clocks = <&clkctrl 22 &clkctrl 25>;
|
|
|
|
clock-names = "host", "device";
|
2014-11-06 09:31:31 +00:00
|
|
|
};
|
|
|
|
|
2016-05-10 10:41:46 +00:00
|
|
|
sdhci: sdhci@10130000 {
|
2014-11-15 14:35:32 +00:00
|
|
|
compatible = "ralink,mt7620-sdhci";
|
2016-05-09 06:23:12 +00:00
|
|
|
reg = <0x10130000 0x4000>;
|
2014-11-15 14:35:32 +00:00
|
|
|
|
|
|
|
interrupt-parent = <&intc>;
|
|
|
|
interrupts = <14>;
|
|
|
|
|
2015-07-24 09:12:21 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&sdxc_pins>;
|
|
|
|
|
2014-11-15 14:35:32 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2016-05-10 10:41:46 +00:00
|
|
|
ehci: ehci@101c0000 {
|
2018-08-13 15:14:08 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2016-01-04 14:21:11 +00:00
|
|
|
compatible = "generic-ehci";
|
2014-11-06 09:31:31 +00:00
|
|
|
reg = <0x101c0000 0x1000>;
|
|
|
|
|
2018-04-07 12:02:25 +00:00
|
|
|
phys = <&usbphy>;
|
2015-02-09 12:13:55 +00:00
|
|
|
phy-names = "usb";
|
|
|
|
|
2014-11-06 09:31:31 +00:00
|
|
|
interrupt-parent = <&intc>;
|
|
|
|
interrupts = <18>;
|
2018-08-13 15:14:08 +00:00
|
|
|
|
|
|
|
ehci_port1: port@1 {
|
|
|
|
reg = <1>;
|
|
|
|
#trigger-source-cells = <0>;
|
|
|
|
};
|
2014-11-06 09:31:31 +00:00
|
|
|
};
|
|
|
|
|
2016-05-10 10:41:46 +00:00
|
|
|
ohci: ohci@101c1000 {
|
2018-08-13 15:14:08 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2016-01-04 14:21:11 +00:00
|
|
|
compatible = "generic-ohci";
|
2014-11-06 09:31:31 +00:00
|
|
|
reg = <0x101c1000 0x1000>;
|
|
|
|
|
2018-04-07 12:02:25 +00:00
|
|
|
phys = <&usbphy>;
|
2015-02-09 12:13:55 +00:00
|
|
|
phy-names = "usb";
|
|
|
|
|
2014-11-06 09:31:31 +00:00
|
|
|
interrupt-parent = <&intc>;
|
|
|
|
interrupts = <18>;
|
2018-08-13 15:14:08 +00:00
|
|
|
|
|
|
|
ohci_port1: port@1 {
|
|
|
|
reg = <1>;
|
|
|
|
#trigger-source-cells = <0>;
|
|
|
|
};
|
2014-11-06 09:31:31 +00:00
|
|
|
};
|
|
|
|
|
2016-05-10 10:41:46 +00:00
|
|
|
ethernet: ethernet@10100000 {
|
2014-11-06 09:31:31 +00:00
|
|
|
compatible = "ralink,rt5350-eth";
|
2016-05-09 06:23:12 +00:00
|
|
|
reg = <0x10100000 0x10000>;
|
2014-11-06 09:31:31 +00:00
|
|
|
|
|
|
|
interrupt-parent = <&cpuintc>;
|
|
|
|
interrupts = <5>;
|
2015-01-18 20:16:44 +00:00
|
|
|
|
|
|
|
resets = <&rstctrl 21 &rstctrl 23>;
|
|
|
|
reset-names = "fe", "esw";
|
2015-12-17 09:25:57 +00:00
|
|
|
|
|
|
|
mediatek,switch = <&esw>;
|
2014-11-06 09:31:31 +00:00
|
|
|
};
|
|
|
|
|
2015-12-17 09:25:57 +00:00
|
|
|
esw: esw@10110000 {
|
2016-05-14 19:58:35 +00:00
|
|
|
compatible = "mediatek,mt7628-esw", "ralink,rt3050-esw";
|
2016-05-09 06:23:12 +00:00
|
|
|
reg = <0x10110000 0x8000>;
|
2014-11-06 09:31:31 +00:00
|
|
|
|
2015-01-18 20:16:44 +00:00
|
|
|
resets = <&rstctrl 23>;
|
|
|
|
reset-names = "esw";
|
|
|
|
|
2014-11-06 09:31:31 +00:00
|
|
|
interrupt-parent = <&intc>;
|
|
|
|
interrupts = <17>;
|
|
|
|
};
|
|
|
|
|
2016-05-10 10:41:46 +00:00
|
|
|
pcie: pcie@10140000 {
|
2014-11-06 09:31:31 +00:00
|
|
|
compatible = "mediatek,mt7620-pci";
|
|
|
|
reg = <0x10140000 0x100
|
|
|
|
0x10142000 0x100>;
|
|
|
|
|
2014-11-08 14:15:44 +00:00
|
|
|
#address-cells = <3>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
|
2014-11-06 09:31:31 +00:00
|
|
|
interrupt-parent = <&cpuintc>;
|
|
|
|
interrupts = <4>;
|
|
|
|
|
2016-05-10 13:23:54 +00:00
|
|
|
resets = <&rstctrl 26 &rstctrl 27>;
|
|
|
|
reset-names = "pcie0", "pcie1";
|
|
|
|
clocks = <&clkctrl 26 &clkctrl 27>;
|
|
|
|
clock-names = "pcie0", "pcie1";
|
|
|
|
|
2014-11-06 09:31:31 +00:00
|
|
|
status = "disabled";
|
|
|
|
|
2014-11-14 16:53:07 +00:00
|
|
|
device_type = "pci";
|
|
|
|
|
|
|
|
bus-range = <0 255>;
|
|
|
|
ranges = <
|
|
|
|
0x02000000 0 0x00000000 0x20000000 0 0x10000000 /* pci memory */
|
|
|
|
0x01000000 0 0x00000000 0x10160000 0 0x00010000 /* io space */
|
|
|
|
>;
|
|
|
|
|
2018-07-21 14:19:46 +00:00
|
|
|
pcie0: pcie@0,0 {
|
2014-11-06 09:31:31 +00:00
|
|
|
reg = <0x0000 0 0 0 0>;
|
2014-11-08 14:15:44 +00:00
|
|
|
|
|
|
|
#address-cells = <3>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
|
2014-11-06 09:31:31 +00:00
|
|
|
device_type = "pci";
|
2018-07-21 14:19:46 +00:00
|
|
|
|
|
|
|
ranges;
|
2014-11-06 09:31:31 +00:00
|
|
|
};
|
|
|
|
};
|
2016-02-28 13:21:54 +00:00
|
|
|
|
|
|
|
wmac: wmac@10300000 {
|
|
|
|
compatible = "mediatek,mt7628-wmac";
|
2016-05-09 06:23:12 +00:00
|
|
|
reg = <0x10300000 0x100000>;
|
2016-02-28 13:21:54 +00:00
|
|
|
|
|
|
|
interrupt-parent = <&cpuintc>;
|
|
|
|
interrupts = <6>;
|
|
|
|
|
|
|
|
status = "disabled";
|
|
|
|
|
|
|
|
mediatek,mtd-eeprom = <&factory 0x0000>;
|
|
|
|
};
|
2014-11-06 09:31:31 +00:00
|
|
|
};
|